» Description
The T55 FPGA features the high-density, low-power Efinix® Quantum® fabric wrapped with an I/O interface in a small footprint package for easy integration. T55 FPGAs support mobile, consumer, and IoT edge markets that need low power, low cost, and a small form factor. These FPGAs have three hardened MIPI CSI-2 controllers with independent TX/RX. Additionally, they have hardened DDR DRAM controller that supports DDR3, LPDDR3, and LPDDR2. T55 FPGAs.
» Features
- Some packages have hardened MIPI CSI-2 interfaces for video and camera applications
- Feature a hardened DDR DRAM interface for accessing off-chip memory devices
- Have LVDS pins that operate at 800 Mbps per lane
- Are built on a low-power 40 nm process
- Feature high-performance I/O supporting 1.8, 2.5, and 3.3 V single-ended I/O standards and interfaces
- Provide flexible on-chip clocking
- Have device configuration options including a standard SPI and JTAG interfaces
- Fully supported by the Efinity® software, an RTL-to-bitstream compiler
» Download ECAD / 3D Models
Save time and money with our free ECAD models!
Download schematics, PCB footprints and 3D models for free.
Search by manufacturer and part number.
Insert circuit diagram symbols and PCB footprints directly into your ECAD tool.
T55F324I4
T55F484I4
Techn. Specifications
Logic Elements: | 54195 |
RAM: | 2765 kbites |
RAM blocks (5Kb): | 540 |
Multipliers: | 150 |
Temperature range: | - 40° - 100° C |
VPE/Packaging Unit: 5 pcs.
Standard lead time: 8-10 weeks